Please use this identifier to cite or link to this item:
http://hdl.handle.net/10773/7978
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Aguiar, Rui L. | pt |
dc.contributor.author | Figueiredo, Mónica | pt |
dc.date.accessioned | 2012-04-11T10:33:27Z | - |
dc.date.issued | 2005-05 | - |
dc.identifier.issn | 0925-1030 | pt |
dc.identifier.uri | http://hdl.handle.net/10773/7978 | - |
dc.description.abstract | This paper discusses the design and performance of all-digital clock and data recovery mechanisms integrated in low-cost PLDs. Two designs have been explored and analyzed, using data sampling systems with phase detection and decision logic to select either the most appropriate sample as the recovered data or the most appropriate phase as the recovered clock. These mechanisms have been implemented in low cost PLDs from two major manufacturers. These PLDs have been further heavily loaded with typical communications functions, and the performance of the clock/data recovery circuits has been analyzed. The results show that different architectures behave differently, and that internal noise can significantly impair the performance of the circuit for high operating frequencies. This poses large difficulties to the re-usage of these blocks as generic virtual components. Nevertheless their overall performance typically exceeds regular telecommunications requirements. | pt |
dc.language.iso | eng | pt |
dc.publisher | Springer Verlag | pt |
dc.rights | restrictedAccess | por |
dc.subject | clock and data recovery | pt |
dc.subject | oversampling clock recovery | pt |
dc.subject | synchronization | pt |
dc.subject | PLDs | pt |
dc.title | Design and Performance of 155 Mbps Clock/Data Recovery Circuits on Heavy Loaded PLDs | pt |
dc.type | article | pt |
dc.peerreviewed | yes | pt |
ua.distribution | international | pt |
ua.event.title | Analog Integr. Circuits Signal Process. | |
degois.publication.firstPage | 159 | pt |
degois.publication.issue | 2 | pt |
degois.publication.lastPage | 170 | pt |
degois.publication.location | 1062660 | |
degois.publication.title | Analog Integrated Circuits and Signal Processing | pt |
degois.publication.volume | 43 | pt |
dc.date.embargo | 10000-01-01 | - |
dc.identifier.doi | 10.1007/s10470-005-6789-y | pt |
dc.identifier.doi | 10.1007/s10470-005-6789-y | pt |
Appears in Collections: | IT - Artigos |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Design_and_Performance_of_155Mbps_Clock_or_Data_Recovery_Circuits_on_Heavy_Loaded_PLDs.pdf | 1.71 MB | Adobe PDF |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.