Please use this identifier to cite or link to this item: http://hdl.handle.net/10773/7978
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAguiar, Rui L.pt
dc.contributor.authorFigueiredo, Mónicapt
dc.date.accessioned2012-04-11T10:33:27Z-
dc.date.issued2005-05-
dc.identifier.issn0925-1030pt
dc.identifier.urihttp://hdl.handle.net/10773/7978-
dc.description.abstractThis paper discusses the design and performance of all-digital clock and data recovery mechanisms integrated in low-cost PLDs. Two designs have been explored and analyzed, using data sampling systems with phase detection and decision logic to select either the most appropriate sample as the recovered data or the most appropriate phase as the recovered clock. These mechanisms have been implemented in low cost PLDs from two major manufacturers. These PLDs have been further heavily loaded with typical communications functions, and the performance of the clock/data recovery circuits has been analyzed. The results show that different architectures behave differently, and that internal noise can significantly impair the performance of the circuit for high operating frequencies. This poses large difficulties to the re-usage of these blocks as generic virtual components. Nevertheless their overall performance typically exceeds regular telecommunications requirements.pt
dc.language.isoengpt
dc.publisherSpringer Verlagpt
dc.rightsrestrictedAccesspor
dc.subjectclock and data recoverypt
dc.subjectoversampling clock recoverypt
dc.subjectsynchronizationpt
dc.subjectPLDspt
dc.titleDesign and Performance of 155 Mbps Clock/Data Recovery Circuits on Heavy Loaded PLDspt
dc.typearticlept
dc.peerreviewedyespt
ua.distributioninternationalpt
ua.event.titleAnalog Integr. Circuits Signal Process.
degois.publication.firstPage159pt
degois.publication.issue2pt
degois.publication.lastPage170pt
degois.publication.location1062660
degois.publication.titleAnalog Integrated Circuits and Signal Processingpt
degois.publication.volume43pt
dc.date.embargo10000-01-01-
dc.identifier.doi10.1007/s10470-005-6789-ypt
dc.identifier.doi10.1007/s10470-005-6789-ypt
Appears in Collections:IT - Artigos

Files in This Item:
File Description SizeFormat 
Design_and_Performance_of_155Mbps_Clock_or_Data_Recovery_Circuits_on_Heavy_Loaded_PLDs.pdf1.71 MBAdobe PDFrestrictedAccess


FacebookTwitterLinkedIn
Formato BibTex MendeleyEndnote Degois 

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.